最新免费av在线观看,亚洲综合一区成人在线,中文字幕精品无码一区二区三区,中文人妻av高清一区二区,中文字幕乱偷无码av先锋

LS7060_03 Datasheet

  • LS7060_03

  • LSI Computer Systems [32 BIT/DUAL 16 BIT BINARY UP COUNTER ...

  • 83.06KB

  • LSI

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

UL
LSI/CSI
COUNT
ALT COUNT
B3 OUT
B2 OUT
B1 OUT
B0 OUT
RESET
CASCADE EN OUT
LS7060/7062
(631) 271-0400 FAX (631) 271-0405
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
A3800
January 2003
32 BIT/DUAL 16 BIT BINARY UP COUNTER
WITH BYTE MULTIPLEXED THREE-STATE OUTPUTS
FEATURES:
鈥?DC to 15MHz Count Frequency
鈥?Byte Multiplexer
鈥?DC to 1MHz Scan Frequency
鈥?+4.75V to +5.25V Operation (V
DD
- V
SS
)
鈥?Three-State Data Outputs, Bus and TTL Compatible
鈥?Inputs TTL and CMOS Compatible
鈥?Unique Cascade Feature Allows Multiplexing of
Successive Bytes of Data in Sequence in Multiple
Counter Systems
鈥?Low Power Dissipation
鈥?LS7060, LS7062 (DIP); LS7060-S, LS7062-S (SOIC) -
See Figures 1 & 2
DESCRIPTION:
The LS7060/LS7062 is a MOS, 32 bit/dual 16 bit up counter. The
IC includes latches, multiplexer, eight three-state binary data out-
put drivers and output cascading logic.
DESCRIPTION OF OPERATION:
32 (16) BIT BINARY UP COUNTER - LS7060 (LS7062)
The 32(16) bit static ripple through counter increments on the
negative edge of the input count pulse. Maximum ripple time is
4碌s (2碌s) - transition count of 32(16) ones to 32(16) zeros.
Guaranteed count frequency is DC to 15MHz.
See Figure 9A(9B) for Block Diagram.
COUNT, ALT COUNT
(LS7060)
Input count pulses to the 32 bit counter may be applied through
either of these two inputs. The ALT COUNT input circuitry con-
tains a Schmitt trigger network which allows proper counting with
"infinitely" long clock edges. A high applied to either of these two
inputs inhibits counting.
COUNT A, ALT COUNT A
(LS7062)
Input count pulses to the first 16 bit counter may be applied
through either of these two inputs. The ALT COUNT A input cir-
cuitry contains a Schmitt trigger network which allows proper
counting with 鈥渋nfinitely鈥?long clock edges. A high applied to either
of these two inputs inhibits counting.
RESET
All 32 counter bits are reset to zero when RESET is brought low
for a minimum of 1碌s. RESET must be high for a minimum of
300ns before next valid count can be recorded.
TEST COUNT
(LS7060)
Count pulses may be applied to the last 16 bits of the binary
counter through this input, as long as Bit 16 of the counter is a
low. The counter advances on the negative transition of these
pulses. This input is intended to be used for test purposes.
7060-012703-1
PIN ASSIGNMENT - TOP VIEW
18
V
DD
(+V)
17
B4 OUT
16
B5 OUT
15
B6 OUT
LSI
1
2
3
4
5
6
7
8
9
LS7060
14
B7 OUT
13
TEST COUNT
12
SCAN RESET/LOAD
11
ENABLE
10
SCAN
V
SS
(-V)
FIGURE 1
PIN ASSIGNMENT - TOP VIEW
COUNT A
ALT COUNT A
B3 OUT
B2 OUT
B1 OUT
B0 OUT
RESET
CASCADE EN OUT
V
SS
(-)
1
2
3
4
5
6
7
8
9
18
17
16
15
V
DD
(+V)
B4 OUT
B5 OUT
COUNT B
(LS7062)
Count pulses may be applied to the last 16 bits of the binary
counter through this input. The counter advances on the neg-
ative transition of these pulses.
LATCHES -
LS7060 (LS7062)
32 bits of latch are provided for storage of counter data. All latch-
es are loaded when the LOAD input is brought low for a mini-
mum of 1碌s and kept low until a minimum of 4碌s (2碌s) has
elapsed from previous negative edge of count pulse (ripple time).
Storage of valid data occurs when LOAD is brought high for a
minimum of 250ns before next negative edge of count pulse or
RESET.
LSI
B6 OUT
B7 OUT
COUNT B
SCAN RESET/LOAD
ENABLE
SCAN
LS7062
14
13
12
11
10
FIGURE 2

LS7060_03相關(guān)型號(hào)PDF文件下載

您可能感興趣的PDF文件資料

熱門IC型號(hào)推薦

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號(hào),
第一時(shí)間獲取資訊。

建議反饋
返回頂部

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!